

Optical Interconnection Design Innovator

# GIGALIGHT 100GBASE-LR4 QSFP28 Optical Receiver Module P/N: GQSR-SPO101-LR4C

#### **Preliminary Data Sheet Disclaimer**

The preliminary data sheet is provided in order to finalize the product specifications. This data sheet is not applicable to products in MP. Until Gigalight releases these products for general sales, Gigalight reserves the right to change features, functions, specifications, capabilities and release schedule.

## **Features**

- ♦ 4 channels full-duplex receiver modules
- Transmission data rate up to 28Gbps per channel
- 4 channels PIN ROSA
- ♦ Internal CDR circuits on receiver channels
- ♦ Low power consumption <1.5W</p>
- Hot Pluggable QSFP form factor
- Up to reach 10km for G.652 SMF
- Duplex LC receptacles
- ♦ Operating case temperature 0°C to +70°C
- ♦ 3.3V power supply voltage
- RoHS 6 compliant(lead free)

## **Applications**

- ♦ IEEE 802.3ba 100GBASE LR4
- ◆ OTN OTU4 4I1-9D1F

## **Description**

This product is a 100Gb/s receiver module designed for optical communication applications compliant to 100GBASE-LR4 of the IEEE P802.3ba standard and ONT OUT4. The receiver module de-multiplexes a 100Gb/s optical input into 4 channels of LAN WDM optical signals and then converts them to 4 output channels of electrical data.

The central wavelengths of the 4 LAN WDM channels are 1295.56nm, 1300.05nm, 1304.58nm and 1309.14 nm as members of the LAN WDM wavelength grid defined in IEEE 802.3ba. The high sensitivity PIN receivers provide superior performance for 100Gigabit Ethernet and ONT OUT4 applications up to 10km links and compliant to optical interface with IEEE802.3ba Clause 88 100GBASE-LR4 requirements.

The product is designed with form factor, optical/electrical connection and digital diagnostic interface according to



Optical Interconnection Design Innovator

the QSFP+ Multi-Source Agreement (MSA). It has been designed to meet the harshest external operating conditions including temperature, humidity and EMI interference.



Figure 1. Module Block Diagram

## **Absolute Maximum Ratings**

| Parameter                   | Symbol | Min  | Max     | Unit |
|-----------------------------|--------|------|---------|------|
| Supply Voltage              | Vcc    | -0.3 | 3.6     | V    |
| Input Voltage               | Vin    | -0.3 | Vcc+0.3 | V    |
| Storage Temperature         | Tst    | -20  | 85      | °C   |
| Case Operating Temperature  | Тор    | 0    | 70      | °C   |
| Humidity(non-condensing)    | Rh     | 5    | 85      | %    |
| Damage Threshold, each Lane | TH     | 5.5  |         | dBm  |

**Recommended Operating Conditions** 

| Parameter Symbol Min Typical Max | Unit |
|----------------------------------|------|
|----------------------------------|------|



| www.gigalight.com          |     |       | Optical Int | terconnection Desi | gn Innovator |
|----------------------------|-----|-------|-------------|--------------------|--------------|
| Supply Voltage             | Vcc | 3.13  | 3.3         | 3.47               | V            |
| Operating Case temperature | Tca | 0     |             | 70                 | °C           |
| Data Rate Per Lane         | fd  | 25.78 |             | 27.95              | Gbps         |
| Humidity                   | Rh  | 5     |             | 85                 | %            |
| Power Dissipation          | Р   |       |             | 1.5                | W            |
| Link Distance with G.652   | D   | 0.002 |             | 10                 | km           |

**Electrical Specifications** 

| Parameter                                   | Symbol | Min            | Typical | Max  | Unit |
|---------------------------------------------|--------|----------------|---------|------|------|
| Power Consumption                           | Р      |                |         | 3.5  | W    |
| Supply Current                              | Icc    |                |         | 1.06 | Α    |
| Transceiver Power-on<br>Initialization Time |        |                |         | 2000 | ms   |
|                                             | Rece   | iver(each Lane | )       |      |      |
| Single-ended Output Voltage                 |        | -0.3           |         | 4.0  | V    |
| AC Common Mode Output Voltage               |        |                |         | 7.5  | mV   |
| Differential Output Voltage Swing           | Vout   | 300            |         | 850  | mVpp |
| Differential Output Impedance               | Zout   | 90             | 100     | 110  | Ohm  |

#### Note:

Power-on Initialization Time is the time from when the power supply voltages reach and remain above the minimum recommended operating supply voltages to the time when the module is fully functional.

# **Optical Characteristics**

**Table 3 - Optical Characteristics** 

| QSFP28 100GBASE-LR4   |                 |         |         |         |      |       |
|-----------------------|-----------------|---------|---------|---------|------|-------|
| Parameter             | Symbol          | Min     | Typical | Max     | Unit | Notes |
|                       | L0              | 1294.53 | 1295.56 | 1296.59 | nm   |       |
| Lane Wavelength       | L1              | 1299.02 | 1300.05 | 1301.09 | nm   |       |
|                       | L2              | 1303.54 | 1304.58 | 1305.63 | nm   |       |
|                       | L3              | 1308.09 | 1309.14 | 1310.19 | nm   |       |
|                       |                 | Receive | r       |         |      |       |
| Damage Threshold,     |                 |         |         |         |      | 1     |
| each Lane             | TH <sub>d</sub> | 5.5     |         |         | dBm  |       |
| Total Average Receive |                 |         |         | 10.5    | dBm  |       |



www.gigalight.com

#### Optical Interconnection Design Innovator

|                                                         |          |       |      |      | 1   |   |
|---------------------------------------------------------|----------|-------|------|------|-----|---|
| Average Receive Power,                                  |          |       |      |      |     |   |
| each Lane                                               |          | -10.6 |      | 4.5  | dBm |   |
| Receive Power (OMA),                                    |          |       |      |      |     |   |
| each Lane                                               |          |       |      | 4.5  | dBm |   |
| Receiver Sensitivity                                    |          |       |      |      |     |   |
| (OMA),@25.78125 Gbps                                    |          |       |      |      |     |   |
| each Lane                                               | SEN      |       |      | -8.6 | dBm |   |
| Equivalent Sensitivity,                                 |          |       |      |      |     |   |
| @27.95 Gbps                                             |          |       |      |      |     | 2 |
| each Lane                                               | SEN      |       |      | -8.4 | dBm |   |
| Stressed Receiver<br>Sensitivity (OMA),<br>each Lane    |          |       |      | -6.8 | dBm | 3 |
| Difference in Receive Power                             |          |       |      |      |     |   |
| between any Two Lanes                                   |          |       |      |      |     |   |
| (OMA)                                                   | Prx,diff |       |      | 5.5  | dB  |   |
| LOS Assert                                              | LOSA     |       | -18  |      | dBm |   |
| LOS Deassert                                            | LOSD     |       | -15  |      | dBm |   |
| LOS Hysteresis                                          | LOSH     | 0.5   |      |      | dB  |   |
| Receiver Electrical 3 dB                                |          |       |      |      |     |   |
| upper Cutoff Frequency,                                 | Fc       |       |      | 31   | GHz |   |
| each Lane                                               |          |       |      |      |     |   |
| Conditions of Stress Receiver Sensitivity Test (Note 5) |          |       |      |      |     |   |
| Vertical Eye Closure                                    |          |       | 1.8  |      |     | 4 |
| Penalty, each Lane                                      |          |       | 1.0  |      | dB  |   |
| Stressed Eye J2 Jitter,                                 |          |       | 0.3  |      |     |   |
| each Lane                                               |          |       | 0.3  |      | UI  |   |
| Stressed Eye J9 Jitter,<br>each Lane                    |          |       | 0.47 |      | UI  |   |

### Note:

- 1. The receiver shall be able to tolerate, without damage, continuous exposure to a modulated optical input signal having this power level on one lane. The receiver does not have to operate correctly at this input power.
- 2. Specified at a BER of 10<sup>-6</sup> (pre-FEC) ,per ITU-T G.sup39.
- 3. Measured with conformance test signal at receiver input for BER =  $1x10^{-12}$ .

Optical Interconnection Design Innovator

4. Vertical eye closure penalty and stressed eye jitter are test conditions for measuring stressed receiver sensitivity. They are not characteristics of the receiver.



## **Pin Descriptions**

|     | Jescriptions | ,       |                                     |      |
|-----|--------------|---------|-------------------------------------|------|
| Pin | Logic        | Symbol  | Name/Description                    | Ref. |
| 1   |              | GND     | Module Ground                       | 1    |
| 2   | CML-I        | Tx2-    | Transmitter inverted data input     |      |
| 3   | CML-I        | Tx2+    | Transmitter non-inverted data input |      |
| 4   |              | GND     | Module Ground                       | 1    |
| 5   | CML-I        | Tx4-    | Transmitter inverted data input     |      |
| 6   | CML-I        | Tx4+    | Transmitter non-inverted data input |      |
| 7   |              | GND     | Module Ground                       | 1    |
| 8   | LVTTL-I      | MODSEIL | Module Select                       | 2    |
| 9   | LVTTL-I      | ResetL  | Module Reset                        | 2    |
| 10  |              | VCCRx   | +3.3v Receiver Power Supply         |      |
| 11  | LVCMOS-I     | SCL     | 2-wire Serial interface clock       | 2    |
| 12  | LVCMOS-I/O   | SDA     | 2-wire Serial interface data        | 2    |
| 13  |              | GND     | Module Ground                       | 1    |
| 14  | CML-O        | RX3+    | Receiver non-inverted data output   |      |
| 15  | CML-O        | RX3-    | Receiver inverted data output       |      |
| 16  |              | GND     | Module Ground                       | 1    |
| 17  | CML-O        | RX1+    | Receiver non-inverted data output   |      |
| 18  | CML-O        | RX1-    | Receiver inverted data output       |      |
| 19  |              | GND     | Module Ground                       | 1    |
| 20  |              | GND     | Module Ground                       | 1    |
| 21  | CML-O        | RX2-    | Receiver inverted data output       |      |
| 22  | CML-O        | RX2+    | Receiver non-inverted data output   |      |
| 23  |              | GND     | Module Ground                       | 1    |
| 24  | CML-O        | RX4-    | Receiver inverted data output       |      |



| W  | ww.gigalight.com | 1       | Optical Interconnection Design Innovator            |   |  |  |
|----|------------------|---------|-----------------------------------------------------|---|--|--|
| 25 | CML-O            | RX4+    | Receiver non-inverted data output                   |   |  |  |
| 26 |                  | GND     | Module Ground                                       | 1 |  |  |
| 27 | LVTTL-O          | ModPrsL | Module Present, internal pulled down to GND         |   |  |  |
| 28 | LVTTL-O          | IntL    | Interrupt output, should be pulled up on host board | 2 |  |  |
| 29 |                  | VCCTx   | +3.3v Transmitter Power Supply                      |   |  |  |
| 30 |                  | VCC1    | +3.3v Power Supply                                  |   |  |  |
| 31 | LVTTL-I          | LPMode  | Low Power Mode                                      | 2 |  |  |
| 32 |                  | GND     | Module Ground                                       | 1 |  |  |
| 33 | CML-I            | Tx3+    | Transmitter non-inverted data input                 |   |  |  |
| 34 | CML-I            | Tx3-    | Transmitter inverted data input                     |   |  |  |
| 35 |                  | GND     | Module Ground                                       | 1 |  |  |
| 36 | CML-I            | Tx1+    | Transmitter non-inverted data input                 |   |  |  |
| 37 | CML-I            | Tx1-    | Transmitter inverted data input                     |   |  |  |
| 38 |                  | GND     | Module Ground                                       | 1 |  |  |

#### Notes:

- 1. Module circuit ground is isolated from module chassis ground within the module.
- 2. Open collector; should be pulled up with 4.7k 10k ohms on host board to a voltage between 3.15Vand 3.6V.



Figure 2. Electrical Pin-out Details

#### ModSelL Pin

The ModSelL is an input pin. When held low by the host, the module responds to 2-wire serial communication commands. The ModSelL allows the use of multiple QSFP modules on a single 2-wire interface bus. When the ModSelL is "High", the module will not respond to any 2-wire interface communication from the host. ModSelL has an internal pull-up in the module.

## ResetL Pin

Reset. LPMode\_Reset has an internal pull-up in the module. A low level on the ResetL pin for longer than the minimum pulse length (t\_Reset\_init) initiates a complete module reset, returning all user module settings to their default state. Module Reset Assert Time (t\_init) starts on the rising edge after the low level on the ResetL pin is released. During the execution of a reset (t\_init) the host shall disregard all status bits until the module indicates a completion of the reset interrupt. The module indicates this by posting an IntL signal with



Optical Interconnection Design Innovator

the Data\_Not\_Ready bit negated. Note that on power up (including hot insertion) the module will post this completion of reset interrupt without requiring a reset.

#### **LPMode Pin**

Gigalight QSFP28 SR4 operate in the low power mode (less than 1.5 W power consumption) This pin active high will decrease power consumption to less than 1W.

#### ModPrsL Pin

ModPrsL is pulled up to Vcc on the host board and grounded in the module. The ModPrsL is asserted "Low" when the module is inserted and deasserted "High" when the module is physically absent from the host connector.

#### IntL Pin

IntL is an output pin. When "Low", it indicates a possible module operational fault or a status critical to the host system. The host identifies the source of the interrupt by using the 2-wire serial interface. The IntL pin is an open collector output and must be pulled up to Vcc on the host board.

## **Power Supply Filtering**

The host board should use the power supply filtering shown in Figure 3.



Figure 3. Host Board Power Supply Filtering

# DIAGNOSTIC MONITORING INTERFACE (OPTIONAL)

The following digital diagnostic characteristics are defined over the normal operating conditions unless otherwise specified.

| Parameter | Symbol | Min | Max | Units | Notes |
|-----------|--------|-----|-----|-------|-------|
|-----------|--------|-----|-----|-------|-------|



www.gigalight.com

Optical Interconnection Design Innovator

| Temperature monitor absolute error      | DMI_Temp     | -3   | +3  | degC | Over operating temperature range |
|-----------------------------------------|--------------|------|-----|------|----------------------------------|
| Supply voltage monitor absolute error   | DMI_VCC      | -0.1 | 0.1 | V    | Over full operating range        |
| Channel RX power monitor absolute error | DMI_RX_Ch    | -2   | 2   | dB   | 1                                |
| Channel Bias current monitor            | DMI_lbias_Ch | -10% | 10% | mA   |                                  |
| Channel TX power monitor absolute error | DMI_TX_Ch    | -2   | 2   | dB   | 1                                |

#### Notes:

Due to measurement accuracy of different single mode fibers, there could be an additional +/-1 dB fluctuation, or a +/- 3 dB total accuracy.

Digital diagnostics monitoring function is available on all Gigalight QSFP28 LR4 . A 2-wire serial interface provides user to contact with module.

The structure of the memory is shown in Figure 5. The memory space is arranged into a lower, single page, address space of 128 bytes and multiple upper address space pages. This structure permits timely access to addresses in the lower page, such as Interrupt Flags and Monitors. Less time critical time entries, such as serial ID information and threshold settings, are available with the Page Select function.

The interface address used is A0xh and is mainly used for time critical data like interrupt handling in order to enable a one-time-read for all data related to an interrupt situation. After an interrupt, IntL, has been asserted, the host can read out the flag field to determine the affected channel and type of flag.

Optical Interconnection Design Innovator



Figure 5. QSFP Memory Map

# 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

| Ontical Interconnection Design Innovat | tor |
|----------------------------------------|-----|

| Byte Address | Description                        | Туре       |
|--------------|------------------------------------|------------|
| 0            | Identifier (1 Byte)                | Read Only  |
| 1-2          | Status (2 Bytes)                   | Read Only  |
| 3-21         | Interrupt Flags (31 Bytes)         | Read Only  |
| 22-33        | Module Monitors (12 Bytes)         | Read Only  |
| 34-81        | Channel Monitors (48 Bytes)        | Read Only  |
| 82-85        | Reserved (4 Bytes)                 | Read Only  |
| 86-97        | Control (12 Bytes)                 | Read/Write |
| 98-99        | Reserved (2 Bytes)                 | Read/Write |
| 100-106      | Module and Channel Masks (7 Bytes) | Read/Write |
| 107-118      | Reserved (12 Bytes)                | Read/Write |
| 119-122      | Reserved (4 Bytes)                 | Read/Write |
| 123-126      | Reserved (4 Bytes)                 | Read/Write |
| 127          | Page Select Byte                   | Read/Write |

Figure 6. Low Memory Map

| Byte Address                       | Description                  | Туре       |  |
|------------------------------------|------------------------------|------------|--|
| 128-175                            | Module Thresholds (48 Bytes) | Read Only  |  |
| 176-223 Reserved (48 Bytes)        |                              | Read Only  |  |
| 224-225 Reserved (2 Bytes)         |                              | Read Only  |  |
| 226-239 Reserved (14 Bytes)        |                              | Read/Write |  |
| 240-241 Channel Controls (2 Bytes) |                              | Read/Write |  |
| 242-253 Reserved (12 Bytes)        |                              | Read/Write |  |
| 254-255 Reserved (2 Bytes)         |                              | Read/Write |  |

Figure 7. Page 03 Memory Map



www.gigalight.com

Optical Interconnection Design Innovator

| Address | Name                                    | Description                                                                                                    |  |  |
|---------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| 128     | Identifier (1 Byte)                     | Identifier Type of serial transceiver                                                                          |  |  |
| 129     | Ext. Identifier (1 Byte)                | Extended identifier of serial transceiver                                                                      |  |  |
| 130     | Connector (1 Byte)                      | Code for connector type                                                                                        |  |  |
| 131-138 | Transceiver (8 Bytes)                   | Code for electronic compatibility or optical compatibility                                                     |  |  |
| 139     | Encoding (1 Byte)                       | Code for serial encoding algorithm                                                                             |  |  |
| 140     | BR, nominal (1 Byte)                    | Nominal bit rate, units of 100 Mbits/s                                                                         |  |  |
| 141     | Extended RateSelect Compliance (1 Byte) | Tags for Extended RateSelect compliance                                                                        |  |  |
| 142     | Length SMF (1 Byte)                     | Link length supported for SM fiber in km                                                                       |  |  |
| 143     | Length E-50 μm (1 Byte)                 | Link length supported for EBW 50/125 µm fiber, units of 2 m                                                    |  |  |
| 144     | Length 50 μm (1 Byte)                   | Link length supported for 50/125 µm fiber, units of 1 m                                                        |  |  |
| 145     | Length 62.5 μm (1 Byte)                 | Link length supported for 62.5/125µm fiber, units of 1 m                                                       |  |  |
| 146     | Length copper (1 Byte)                  | Link length supported for copper, units of 1 m                                                                 |  |  |
| 147     | Device Tech (1 Byte)                    | Device technology                                                                                              |  |  |
| 148-163 | Vendor name (16 Bytes)                  | QSFP vendor name (ASCII)                                                                                       |  |  |
| 164     | Extended Transceiver (1 Byte)           | Extended Transceiver Codes for InfiniBand <sup>†</sup>                                                         |  |  |
| 165-167 | Vendor OUI (3 Bytes)                    | QSFP vendor IEEE vendor company ID                                                                             |  |  |
| 168-183 | Vendor PN (16 Bytes)                    | Part number provided by QSFP vendor (ASCII)                                                                    |  |  |
| 184-185 | Vendor rev (2 Bytes)                    | Revision level for part number provided by vendor (ASCII)                                                      |  |  |
| 186-187 | Wavelength (2 Bytes)                    | Nominal laser wavelength (Wavelength = value / 20 in nm)                                                       |  |  |
| 188-189 | Wavelength Tolerance (2 Bytes)          | Guaranteed range of laser wavelength (+/- value) from Nominal wavelength (Wavelength Tof. = value / 200 in nm) |  |  |
| 190     | Max Case Temp (1 Byte)                  | Maximum Case Temperature in Degrees C                                                                          |  |  |
| 191     | CC_BASE (1 Byte)                        | Check code for Base ID fields (addresses 128-190)                                                              |  |  |
| 192-195 | Options (4 Bytes)                       | Rate Select, TX Disable, TX Fault, LOS                                                                         |  |  |
| 196-211 | Vendor SN (16 Bytes)                    | Serial number provided by vendor (ASCII)                                                                       |  |  |
| 212-219 | Date code (8 Bytes)                     | Vendor's manufacturing date code                                                                               |  |  |
| 220     | Diagnostic Monitoring Type (1 Byte)     | Indicates which type of diagnostic monitoring is implemented                                                   |  |  |
| 221     | Enhanced Options (1 Byte)               | Indicates which optional enhanced features are implemented                                                     |  |  |
| 222     | Reserved (1 Byte)                       | Reserved                                                                                                       |  |  |
| 223     | CC_EXT                                  | Check code for the Extended ID Fields (addresses 192-222)                                                      |  |  |
| 224-255 | Vendor Specific (32 Bytes)              | Vendor Specific EEPROM                                                                                         |  |  |

Figure 8. Page 00 Memory Map

Page02 is User EEPROM and its format decided by user.



Optical Interconnection Design Innovator

The detail description of low memory and page00.page03 upper memory please see SFF-8436 document.

## **Timing for Soft Control and Status Functions**

| Parameter                                        | Symbol       | Max  | Unit | Conditions                                                                                                                                                      |
|--------------------------------------------------|--------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initialization Time                              | t_init       | 2000 | ms   | Time from power on <sup>1</sup> , hot plug or rising edge of Reset until the module is fully functional <sup>2</sup>                                            |
| Reset Init Assert Time                           | t_reset_init | 2    | μs   | A Reset is generated by a low level longer than the minimum reset pulse time present on the ResetL pin.                                                         |
| Serial Bus Hardware<br>Ready Time                | t_serial     | 2000 | ms   | Time from power on <sup>1</sup> until module responds to data transmission over the 2-wire serial bus                                                           |
| Monitor Data Ready<br>Time                       | t_data       | 2000 | ms   | Time from power on <sup>1</sup> to data not ready, bit 0 of<br>Byte 2, deasserted and IntL asserted                                                             |
| Reset Assert Time                                | t_reset      | 2000 | ms   | Time from rising edge on the ResetL pin until the module is fully functional <sup>2</sup>                                                                       |
| LPMode Assert Time                               | ton_LPMode   | 100  | μs   | Time from assertion of LPMode (Vin:LPMode = Vih) until module power consumption enters lower Power Level                                                        |
| IntL Assert Time                                 | ton_IntL     | 200  | ms   | Time from occurrence of condition triggering IntL until Vout:IntL = Vol                                                                                         |
| IntL Deassert Time                               | toff_IntL    | 500  | μs   | Time from clear on read <sup>3</sup> operation of associated flag until Vout:IntL = Voh. This includes deassert times for Rx LOS, Tx Fault and other flag bits. |
| Rx LOS Assert Time                               | ton_los      | 100  | ms   | Time from Rx LOS state to Rx LOS bit set and IntL asserted                                                                                                      |
| Tx Fault Assert Time                             | ton_Txfault  | 200  | ms   | Time from Tx Fault state to Tx Fault bit set and IntL asserted                                                                                                  |
| Flag Assert Time                                 | ton_flag     | 200  | ms   | Time from occurrence of condition triggering flag to associated flag bit set and IntL asserted                                                                  |
| Mask Assert Time                                 | ton_mask     | 100  | ms   | Time from mask bit set <sup>4</sup> until associated IntL<br>assertion is inhibited                                                                             |
| Mask Deassert Time                               | toff_mask    | 100  | ms   | Time from mask bit cleared <sup>4</sup> until associated IntlL operation resumes                                                                                |
| ModSelL Assert Time                              | ton_ModSelL  | 100  | μs   | Time from assertion of ModSelL until module responds to data transmission over the 2-wire serial bus                                                            |
| ModSelL Deassert Time                            | toff_ModSelL | 100  | μs   | Time from deassertion of ModSelL until the module does not respond to data transmission over the 2-wire serial bus                                              |
| Power_over-ride or<br>Power-set Assert Time      | ton_Pdown    | 100  | ms   | Time from P_Down bit set <sup>4</sup> until module power consumption enters lower Power Level                                                                   |
| Power_over-ride or<br>Power-set Deassert<br>Time | toff_Pdown   | 300  | ms   | Time from P_Down bit cleared <sup>4</sup> until the module is fully functional3                                                                                 |

#### Note:

- 1. Power on is defined as the instant when supply voltages reach and remain at or above the minimum specified value.
- 2. Fully functional is defined as IntL asserted due to data not ready bit, bit 0 byte 2 deasserted.
- 3. Measured from falling clock edge after stop bit of read transaction.

Optical Interconnection Design Innovator

4. Measured from falling clock edge after stop bit of write transaction.

# **Figure9. Timing Specifications**

## **Mechanical Dimensions**



Figure 10. Mechanical Specifications

# **Ordering information**

| Part Number      | Product Description                    |  |  |  |  |
|------------------|----------------------------------------|--|--|--|--|
| GQSR-SPO101-LR4C | 100GE, QSFP28, Receiver , LAN_WDM 10km |  |  |  |  |

## References

- 1. SFF-8436 QSFP+
- 2. Ethernet 100GBASE-LR4
- 3.ONT OTU4 4I1-9D1F

## **ESD**

This transceiver is specified as ESD threshold 1kV for SFI pins and 2kV for all other electrical input pins,



www.gigalight.com

Optical Interconnection Design Innovator

tested per MIL-STD-883, Method 3015.4 /JESD22-A114-A (HBM). However, normal ESD precautions are still required during the handling of this module. This transceiver is shipped in ESD protective packaging. It should be removed from the packaging and handled only in an ESD protected environment.

## **Laser Safety**

This is a Class 1 Laser Product according to IEC 60825-1:2007. This product complies with 21 CFR 1040.10 and 1040.11 except for deviations pursuant to Laser Notice No. 50, dated (June 24, 2007).

## **Important Notice**

Performance figures, data and any illustrative material provided in this data sheet are typical and must be specifically confirmed in writing by GIGALIGHT before they become applicable to any particular order or contract. In accordance with the GIGALIGHT policy of continuous improvement specifications may change without notice.

The publication of information in this data sheet does not imply freedom from patent or other protective rights of GIGALIGHT or others. Further details are available from any GIGALIGHT sales representative.

sales@gigalight.com http://www.gigalight.com