

# GIGALIGHT 100Gbps QSFP28 PSM4 10km Optical Transceiver Module P/N: GQM-SPO101-LR4C

#### Features

- 4 channels full-duplex transceiver modules
- Transmission data rate up to 26Gbps per channel
- 4 channels 1310nm DFB
- 4 channels PIN photo detector array
- Internal CDR circuits on both receiver and transmitter channels
- Support CDR bypass
- Low power consumption <3.5W
- Hot Pluggable QSFP form factor
- Up to 10km reach for G.652 SMF (without FEC)
- Single male MPO(APC 8-degree) connector receptacle
- Operating case temperature 0°C to +70°C
- 3.3V power supply voltage
- RoHS 6 compliant(lead free)

# Applications

- 100G Ethernet links
- Infiniband DDR/EDR
- Datacenter and Enterprise networking

### Description

The Gigalight Technologies GQM-SPO101-LR4C is a Four-Channel, Pluggable, Parallel, Fiber-Optic QSFP 28 PSM4 for 100 or 40 Gigabit Ethernet, Infiniband DDR/EDR Applications. This transceiver is a high performance module for data communication and interconnect applications. It integrates four data lanes in each direction with 104 Gbps bandwidth. Each lane can operate at 26Gbps up to 10km over G.652 SMF. These modules are designed to operate over singlemode fiber systems using a nominal wavelength of 1310nm. The electrical interface uses a 38 contact edge type connector. The optical interface uses an 12 fiber MTP (MPO) connector. This module incorporates Gigalight Technologies proven circuit and Optical technology to provide reliable long life, high performance, and consistent service.





# **QSFP 28 PSM4 CIRCUIT STRUCTURE**



# Figure1. Module Block Diagram

100Gb/s QSFP28 PSM4 is one kind of parallel transceiver. DFB and PIN array package is key technique, through I2C system can contact with module.

### **Absolute Maximum Ratings**

| Parameter                  | Symbol | Min  | Max     | Unit |
|----------------------------|--------|------|---------|------|
| Supply Voltage             | Vcc    | -0.3 | 3.6     | V    |
| Input Voltage              | Vin    | -0.3 | Vcc+0.3 | V    |
| Storage Temperature        | Tst    | -20  | 85      | °C   |
| Case Operating Temperature | Тор    | 0    | 70      | °C   |
| Humidity(non-condensing)   | Rh     | 5    | 95      | %    |

# **Recommended Operating Conditions**



### 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| Parameter                  | Symbol | Min   | Typical  | Max  | Unit |  |  |  |  |
|----------------------------|--------|-------|----------|------|------|--|--|--|--|
| Supply Voltage             | Vcc    | 3.13  | 3.3      | 3.47 | V    |  |  |  |  |
| Operating Case temperature | Тса    | 0     |          | 70   | °C   |  |  |  |  |
| Data Rate Per Lane         | fd     |       | 25.78125 |      | Gbps |  |  |  |  |
| Humidity                   | Rh     | 5     |          | 85   | %    |  |  |  |  |
| Power Dissipation          | Pm     |       | 2        | 3.5  | W    |  |  |  |  |
| Supply Current             | lcc    |       |          | 1.1  | А    |  |  |  |  |
| Link Distance with G.652   | D      | 0.002 |          | 2    | km   |  |  |  |  |

# **Electrical Specifications**

| Parameter                            | Symbol | Min     | Typical | Max | Unit  |
|--------------------------------------|--------|---------|---------|-----|-------|
| Differential input impedance         | Zin    | 90      | 100     | 110 | ohm   |
| Differential Output impedance        | Zout   | 90      | 100     | 110 | ohm   |
| Differential input voltage amplitude | ΔVin   | 190     |         | 700 | mVp-p |
| Differential output voltage          | ΔVout  | 300     |         | 850 | mVp-p |
| Input Logic Level High               | VIH    | 2.0     |         | VCC | V     |
| Input Logic Level Low                | VIL    | 0       |         | 0.8 | V     |
| Output Logic Level High              | VOH    | VCC-0.5 |         | VCC | V     |
| Output Logic Level Low               | VOL    | 0       |         | 0.4 | V     |

#### Note:

1. Differential input voltage amplitude is measured between TxnP and TxnN.

2. Differential output voltage amplitude is measured between RxnP and RxnN.

# **Optical Characteristics**

#### **Table 3 - Optical Characteristics**

| Parameter                                       | Symbol | Min  | Typical | Max  | Unit  | Notes |  |  |  |  |
|-------------------------------------------------|--------|------|---------|------|-------|-------|--|--|--|--|
| Transmitter                                     |        |      |         |      |       |       |  |  |  |  |
| Centre Wavelength                               | λc     | 1295 | 1310    | 1325 | nm    | -     |  |  |  |  |
| Side Mode Suppression Ratio                     | SMSR   | 30   | -       |      | dB    | -     |  |  |  |  |
| Average launch power, each lane                 | PAVG   | -5   | -       | 2.0  | dBm   | -     |  |  |  |  |
| Optical Modulation Amplitude<br>(OMA),each lane | POMA   | -5.0 |         | 2.2  | dBm   | 1     |  |  |  |  |
| TDP,each lane                                   | TDP    |      |         | 2.9  | dB    |       |  |  |  |  |
| Extinction Ratio                                | ER     | 3.5  | -       | -    | dB    | -     |  |  |  |  |
| Relative Intensity Noise                        | RIN    |      |         | -128 | dB/Hz |       |  |  |  |  |



### 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

www.gigalight.com

Optical Interconnection Design Innovator

| Optical Return Loss Tolerance                      | TOL  |           |                  | 20    | dB  |                       |
|----------------------------------------------------|------|-----------|------------------|-------|-----|-----------------------|
| Transmitter Reflectance                            | RT   |           |                  | -20   | dB  |                       |
| Average launch power of OFF transmitter, each lane | POFF |           |                  | -30   | dBm | -                     |
| Eye Mask coordinates:<br>X1, X2, X3, Y1, Y2, Y3    |      | {0.31,0.4 | ,0.45,0.34,0.38. | 0.4}  |     | Hit Ratio =<br>5x10-5 |
|                                                    |      | Receive   | r                |       |     |                       |
| Centre Wavelength                                  | λc   | 1295      | 1310             | 1325  | nm  | -                     |
| Damage Threshold,each lane                         | THd  | 3.0       |                  |       | dBm | 2                     |
| Average Receive Power,<br>each lane                |      | -12.66    |                  | 2.0   | dBm |                       |
| Receive power, each lane (OMA)<br>(max)            |      |           |                  | 2.2   | dBm |                       |
| Receiver Reflectance                               | RR   |           |                  | -26   | dBm |                       |
| Receiver Sensitivity (OMA),<br>each lane           | SEN  |           |                  | -11.4 | dBm | 3                     |
| LOS Assert                                         | LOSA |           | -18              |       | dBm | -                     |
| LOS De-Assert – OMA                                | LOSD |           | -15              |       | dBm | -                     |
| LOS Hysteresis                                     | LOSH | 0.5       |                  | 3     | dB  | -                     |

#### Note:

1. Even if the TDP<1dB,the OMA min must exceed the minimum value specified here.

- 2. The receiver shall be able to tolerate, without damage, continuous exposure to a modulated optical input signal having this power level on one lane. The receiver does not have to operate correctly at this input power.
- 3. Sensitivity is specified at 1x10<sup>-12</sup> BER at 25.78125Gb/s.

#### **Pin Descriptions**

| Pin | Logic      | Symbol  | Name/Description                    | Ref. |
|-----|------------|---------|-------------------------------------|------|
| 1   |            | GND     | Module Ground                       | 1    |
| 2   | CML-I      | Tx2-    | Transmitter inverted data input     |      |
| 3   | CML-I      | Tx2+    | Transmitter non-inverted data input |      |
| 4   |            | GND     | Module Ground                       | 1    |
| 5   | CML-I      | Tx4-    | Transmitter inverted data input     |      |
| 6   | CML-I      | Tx4+    | Transmitter non-inverted data input |      |
| 7   |            | GND     | Module Ground                       | 1    |
| 8   | LVTTL-I    | MODSEIL | Module Select                       | 2    |
| 9   | LVTTL-I    | ResetL  | Module Reset                        | 2    |
| 10  |            | VCCRx   | +3.3v Receiver Power Supply         |      |
| 11  | LVCMOS-I   | SCL     | 2-wire Serial interface clock       | 2    |
| 12  | LVCMOS-I/O | SDA     | 2-wire Serial interface data        | 2    |
| 13  |            | GND     | Module Ground                       | 1    |
| 14  | CML-O      | RX3+    | Receiver non-inverted data output   |      |



#### 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| 15 | CML-O   | RX3-    | Receiver inverted data output                       |   |
|----|---------|---------|-----------------------------------------------------|---|
| 16 |         | GND     | Module Ground                                       | 1 |
| 17 | CML-O   | RX1+    | Receiver non-inverted data output                   |   |
| 18 | CML-O   | RX1-    | Receiver inverted data output                       |   |
| 19 |         | GND     | Module Ground                                       | 1 |
| 20 |         | GND     | Module Ground                                       | 1 |
| 21 | CML-O   | RX2-    | Receiver inverted data output                       |   |
| 22 | CML-O   | RX2+    | Receiver non-inverted data output                   |   |
| 23 |         | GND     | Module Ground                                       | 1 |
| 24 | CML-O   | RX4-    | Receiver inverted data output                       |   |
| 25 | CML-O   | RX4+    | Receiver non-inverted data output                   |   |
| 26 |         | GND     | Module Ground                                       | 1 |
| 27 | LVTTL-O | ModPrsL | Module Present, internal pulled down to GND         |   |
| 28 | LVTTL-O | IntL    | Interrupt output, should be pulled up on host board | 2 |
| 29 |         | VCCTx   | +3.3v Transmitter Power Supply                      |   |
| 30 |         | VCC1    | +3.3v Power Supply                                  |   |
| 31 | LVTTL-I | LPMode  | Low Power Mode                                      | 2 |
| 32 |         | GND     | Module Ground                                       | 1 |
| 33 | CML-I   | Tx3+    | Transmitter non-inverted data input                 |   |
| 34 | CML-I   | Tx3-    | Transmitter inverted data input                     |   |
| 35 |         | GND     | Module Ground                                       | 1 |
| 36 | CML-I   | Tx1+    | Transmitter non-inverted data input                 |   |
| 37 | CML-I   | Tx1-    | Transmitter inverted data input                     |   |
| 38 |         | GND     | Module Ground                                       | 1 |

#### Notes:

1. Module circuit ground is isolated from module chassis ground within the module.

2. Open collector; should be pulled up with 4.7k - 10k ohms on host board to a voltage between 3.15Vand 3.6V.



# Figure2. Electrical Pin-out Details

#### ModSelL Pin

The ModSelL is an input pin. When held low by the host, the module responds to 2-wire serial communication



commands. The ModSelL allows the use of multiple QSFP modules on a single 2-wire interface bus. When the ModSelL is "High", the module will not respond to any 2-wire interface communication from the host. ModSelL has an internal pull-up in the module.

深圳市易飞扬通信技术有限公司

#### ResetL Pin

Reset. LPMode\_Reset has an internal pull-up in the module. A low level on the ResetL pin for longer than the minimum pulse length (t\_Reset\_init) initiates a complete module reset, returning all user module settings to their default state. Module Reset Assert Time (t\_init) starts on the rising edge after the low level on the ResetL pin is released. During the execution of a reset (t\_init) the host shall disregard all status bits until the module indicates a completion of the reset interrupt. The module indicates this by posting an IntL signal with the Data\_Not\_Ready bit negated. Note that on power up (including hot insertion) the module will post this completion of reset interrupt without requiring a reset.

#### LPMode Pin

Gigalight QSFP28 PSM4 operate in the low power mode (less than 1.5 W power consumption) This pin active high will decrease power consumption to less than 1W.

#### ModPrsL Pin

ModPrsL is pulled up to Vcc on the host board and grounded in the module. The ModPrsL is asserted "Low" when the module is inserted and deasserted "High" when the module is physically absent from the host connector.

#### IntL Pin

IntL is an output pin. When "Low", it indicates a possible module operational fault or a status critical to the host system. The host identifies the source of the interrupt by using the 2-wire serial interface. The IntL pin is an open collector output and must be pulled up to Vcc on the host board.

#### **Power Supply Filtering**

The host board should use the power supply filtering shown in Figure3.



### Figure3. Host Board Power Supply Filtering

#### **Optical Interface Lanes and Assignment**

The 12 fiber MPO optical lane assignments are shown in Figure 4. The four transmit and four receive optical lanes of PSM4 shall occupy the positions depicted in Figure 8 with looking into the MDI receptacle with the connector keyway feature on top. The interface contains eight active lanes within twelve total positions. The central 4 fibers may be physically present.





Figure 4. Optical Receptacle and Channel Orientation

### **DIAGNOSTIC MONITORING INTERFACE (OPTIONAL)**

Digital diagnostics monitoring function is available on all Gigalight QSFP28 PSM4. A 2-wire serial interface provides user to contact with module.

The structure of the memory is shown in Figure 5. The memory space is arranged into a lower, single page, address space of 128 bytes and multiple upper address space pages. This structure permits timely access to addresses in the lower page, such as Interrupt Flags and Monitors. Less time critical time entries, such as serial ID information and threshold settings, are available with the Page Select function.

The interface address used is A0xh and is mainly used for time critical data like interrupt handling in order to enable a one-time-read for all data related to an interrupt situation. After an interrupt, IntL, has been asserted, the host can read out the flag field to determine the affected channel and type of flag.



**Optical Interconnection Design Innovator** 





Figure 5. QSFP Memory Map



### 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

www.gigalight.com

Optical Interconnection Design Innovator

| Byte Address | Description                        | Туре       |
|--------------|------------------------------------|------------|
| 0            | Identifier (1 Byte)                | Read Only  |
| 1-2          | Status (2 Bytes)                   | Read Only  |
| 3-21         | Interrupt Flags (31 Bytes)         | Read Only  |
| 22-33        | Module Monitors (12 Bytes)         | Read Only  |
| 34-81        | Channel Monitors (48 Bytes)        | Read Only  |
| 82-85        | Reserved (4 Bytes)                 | Read Only  |
| 86-97        | Control (12 Bytes)                 | Read/Write |
| 98-99        | Reserved (2 Bytes)                 | Read/Write |
| 100-106      | Module and Channel Masks (7 Bytes) | Read/Write |
| 107-118      | Reserved (12 Bytes)                | Read/Write |
| 119-122      | Reserved (4 Bytes)                 | Read/Write |
| 123-126      | Reserved (4 Bytes)                 | Read/Write |
| 127          | Page Select Byte                   | Read/Write |

# Figure6. Low Memory Map

| Byte Address | Description                  | Туре       |
|--------------|------------------------------|------------|
| 128-175      | Module Thresholds (48 Bytes) | Read Only  |
| 176-223      | Reserved (48 Bytes)          | Read Only  |
| 224-225      | Reserved (2 Bytes)           | Read Only  |
| 226-239      | Reserved (14 Bytes)          | Read/Write |
| 240-241      | Channel Controls (2 Bytes)   | Read/Write |
| 242-253      | Reserved (12 Bytes)          | Read/Write |
| 254-255      | Reserved (2 Bytes)           | Read/Write |

Figure7. Page 03 Memory Map



### 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| Address | Name                                    | Description                                                                                                    |
|---------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 128     | Identifier (1 Byte)                     | Identifier Type of serial transceiver                                                                          |
| 129     | Ext. Identifier (1 Byte)                | Extended identifier of serial transceiver                                                                      |
| 130     | Connector (1 Byte)                      | Code for connector type                                                                                        |
| 131-138 | Transceiver (8 Bytes)                   | Code for electronic compatibility or optical compatibility                                                     |
| 139     | Encoding (1 Byte)                       | Code for serial encoding algorithm                                                                             |
| 140     | BR, nominal (1 Byte)                    | Nominal bit rate, units of 100 Mbits/s                                                                         |
| 141     | Extended RateSelect Compliance (1 Byte) | Tags for Extended RateSelect compliance                                                                        |
| 142     | Length SMF (1 Byte)                     | Link length supported for SM fiber in km                                                                       |
| 143     | Length E-50 µm (1 Byte)                 | Link length supported for EBW 50/125 $\mu m$ fiber, units of 2 m                                               |
| 144     | Length 50 µm (1 Byte)                   | Link length supported for 50/125 µm fiber, units of 1 m                                                        |
| 145     | Length 62.5 µm (1 Byte)                 | Link length supported for 62.5/125µm fiber, units of 1 m                                                       |
| 146     | Length copper (1 Byte)                  | Link length supported for copper, units of 1 m                                                                 |
| 147     | Device Tech (1 Byte)                    | Device technology                                                                                              |
| 148-163 | Vendor name (16 Bytes)                  | QSFP vendor name (ASCII)                                                                                       |
| 164     | Extended Transceiver (1 Byte)           | Extended Transceiver Codes for InfiniBand <sup>†</sup>                                                         |
| 165-167 | Vendor OUI (3 Bytes)                    | QSFP vendor IEEE vendor company ID                                                                             |
| 168-183 | Vendor PN (16 Bytes)                    | Part number provided by QSFP vendor (ASCII)                                                                    |
| 184-185 | Vendor rev (2 Bytes)                    | Revision level for part number provided by vendor (ASCII)                                                      |
| 186-187 | Wavelength (2 Bytes)                    | Nominal laser wavelength (Wavelength = value / 20 in nm)                                                       |
| 188-189 | Wavelength Tolerance (2 Bytes)          | Guaranteed range of laser wavelength (+/- value) from Nominal wavelength (Wavelength Tol. = value / 200 in nm) |
| 190     | Max Case Temp (1 Byte)                  | Maximum Case Temperature in Degrees C                                                                          |
| 191     | CC_BASE (1 Byte)                        | Check code for Base ID fields (addresses 128-190)                                                              |
| 192-195 | Options (4 Bytes)                       | Rate Select, TX Disable, TX Fault, LOS                                                                         |
| 196-211 | Vendor SN (16 Bytes)                    | Serial number provided by vendor (ASCII)                                                                       |
| 212-219 | Date code (8 Bytes)                     | Vendor's manufacturing date code                                                                               |
| 220     | Diagnostic Monitoring Type (1 Byte)     | Indicates which type of diagnostic monitoring is implemented                                                   |
| 221     | Enhanced Options (1 Byte)               | Indicates which optional enhanced features are implemented                                                     |
| 222     | Reserved (1 Byte)                       | Reserved                                                                                                       |
| 223     | CC_EXT                                  | Check code for the Extended ID Fields (addresses 192-222)                                                      |
| 224-255 | Vendor Specific (32 Bytes)              | Vendor Specific EEPROM                                                                                         |

# Figure8. Page 00 Memory Map

Page02 is User EEPROM and its format decided by user.



The detail description of low memory and page00.page03 upper memory please see SFF-8436 and SFF-8636 document.

#### SFF-8636 definiens

# TX AND RX CDR LOL indicator (Byte 5)

|   | 3.62 | 64        | marcacory chamer 1                 |   | 16 S | · · · · · · · · · · · · · · · · · · · |   |
|---|------|-----------|------------------------------------|---|------|---------------------------------------|---|
| 5 | 7    | L-Tx4 LOL | Latched TX CDR LOL indicator, ch 4 | 0 | 0    | 0                                     | 0 |
|   | 6    | L-Tx3 LOL | Latched TX CDR LOL indicator, ch 3 | 0 | 0    | 0                                     | 0 |
|   | 5    | L-Tx2 LOL | Latched TX CDR LOL indicator, ch 2 | 0 | 0    | 0                                     |   |
|   | 4    | L-Tx1 LOL | Latched TX CDR LOL indicator, ch 1 | 0 | 0    | 0                                     | 0 |
|   | 3    | L-Rx4 LOL | Latched RX CDR LOL indicator, ch 4 | 0 | 0    | 0                                     | 0 |
|   | 2    | L-Rx3 LOL | Latched RX CDR LOL indicator, ch 3 | 0 | 0    | 0                                     | 0 |
|   | 1    | L-Rx2 LOL | Latched RX CDR LOL indicator, ch 2 | 0 | 0    | 0                                     | 0 |
|   | 0    | L-Rx1 LOL | Latched RX CDR LOL indicator, ch 1 | 0 | 0    | 0                                     | 0 |

#### TX AND RX CDR BYPASS CONTROL (Byte 98)

| 98 | 7 | Tx4_CDR_control | Channel 4 TX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|----|---|-----------------|---------------------------------------------------------|---|---|---|---|
|    | 6 | Tx3_CDR_control | Channel 3 TX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|    | 5 | Tx2_CDR_control | Channel 2 TX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|    | 4 | Tx1_CDR_control | Channel 1 TX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|    | 3 | Rx4_CDR_control | Channel 4 RX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|    | 2 | Rx3_CDR_control | Channel 3 RX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|    | 1 | Rx2_CDR_control | Channel 2 RX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |
|    | 0 | Rx1_CDR_control | Channel 1 RX CDR Control<br>(1b = CDR on, 0b = CDR off) | 0 | 0 | 0 | 0 |



### TABLE 6-33 OUTPUT DIFFERENTIAL AMPLITUDE CONTROL (PAGE 03H BYTES 238-239)

| Value | Receiver Output Amplitude<br>No Output Equalization |         |  |
|-------|-----------------------------------------------------|---------|--|
|       | Nominal                                             | Units   |  |
| 1xxxb | Reserved                                            |         |  |
| 0111b | Reserved                                            | mV(P-P) |  |
| 0110b | Reserved                                            | mV(P-P) |  |
| 0101b | Reserved                                            | mV(P-P) |  |
| 0100b | Reserved                                            | mV(P-P) |  |
| 0011b | 600-1200                                            | mV(P-P) |  |
| 0010b | 400-800                                             | mV(P-P) |  |
| 0001b | 300-600                                             | mV(P-P) |  |
| 0000b | 100-400                                             | mV(P-P) |  |

### TABLE 6-34 INPUT EQUALIZATION (PAGE 03H BYTES 234-235)

| Value | Transmitter Input Equalization |       |  |  |  |
|-------|--------------------------------|-------|--|--|--|
| 2     | Nominal                        | Units |  |  |  |
| 11xxb | Reserved                       |       |  |  |  |
| 1011b | Reserved                       |       |  |  |  |
| 1010b | 10                             | dB    |  |  |  |
| 1001b | 9                              | dB    |  |  |  |
| 1000b | 8                              | dB    |  |  |  |
| 0111b | 7                              | dB    |  |  |  |
| 0110b | 6                              | dB    |  |  |  |
| 0101b | 5                              | dB    |  |  |  |
| 0100b | 4                              | dB    |  |  |  |
| 0011b | 3                              | dB    |  |  |  |
| 0010b | 2                              | dB    |  |  |  |
| 0001b | 1                              | dB    |  |  |  |
| 0000b | 0                              | No EQ |  |  |  |



# TABLE 6-35 OUTPUT EMPHASIS CONTROL (PAGE 03H BYTES 236-237)

| Value | Receiver Output Emphasis<br>At nominal Output Amplitude |             |  |
|-------|---------------------------------------------------------|-------------|--|
|       | Nominal                                                 | Units       |  |
| 1xxxb | Reserved                                                |             |  |
| 0111b | 7                                                       | dB          |  |
| 0110b | 6                                                       | dB          |  |
| 0101b | 5                                                       | dB          |  |
| 0100b | 4                                                       | dB          |  |
| 0011b | 3                                                       | dB          |  |
| 0010b | 2                                                       | dB          |  |
| 0001b | 1                                                       | dB          |  |
| 0000b | 0                                                       | No Emphasis |  |

# **Timing for Soft Control and Status Functions**

| Parameter                         | Symbol       | Max  | Unit | Conditions                                                                                                                                                            |
|-----------------------------------|--------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Initialization Time               | t_init       | 2000 | ms   | Time from power on <sup>1</sup> , hot plug or rising edge of Reset until the module is fully functional <sup>2</sup>                                                  |
| Reset Init Assert Time            | t_reset_init | 2    | μs   | A Reset is generated by a low level longer than<br>the minimum reset pulse time present on the<br>ResetL pin.                                                         |
| Serial Bus Hardware<br>Ready Time | t_serial     | 2000 | ms   | Time from power on <sup>1</sup> until module responds to data transmission over the 2-wire serial bus                                                                 |
| Monitor Data Ready<br>Time        | t_data       | 2000 | ms   | Time from power on <sup>1</sup> to data not ready, bit 0 of<br>Byte 2, deasserted and IntL asserted                                                                   |
| Reset Assert Time                 | t_reset      | 2000 | ms   | Time from rising edge on the ResetL pin until the module is fully functional <sup>2</sup>                                                                             |
| LPMode Assert Time                | ton_LPMode   | 100  | μs   | Time from assertion of LPMode (Vin:LPMode =<br>Vih) until module power consumption enters<br>lower Power Level                                                        |
| IntL Assert Time                  | ton_IntL     | 200  | ms   | Time from occurrence of condition triggering IntL<br>until Vout:IntL = Vol                                                                                            |
| IntL Deassert Time                | toff_IntL    | 500  | μs   | Time from clear on read <sup>3</sup> operation of associated<br>flag until Vout:IntL = Voh. This includes deassert<br>times for Rx LOS, Tx Fault and other flag bits. |
| Rx LOS Assert Time                | ton_los      | 100  | ms   | Time from Rx LOS state to Rx LOS bit set and<br>IntL asserted                                                                                                         |
| Tx Fault Assert Time              | ton_Txfault  | 200  | ms   | Time from Tx Fault state to Tx Fault bit set and<br>IntL asserted                                                                                                     |
| Flag Assert Time                  | ton_flag     | 200  | ms   | Time from occurrence of condition triggering flag<br>to associated flag bit set and IntL asserted                                                                     |
| Mask Assert Time                  | ton_mask     | 100  | ms   | Time from mask bit set <sup>4</sup> until associated IntL assertion is inhibited                                                                                      |



深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

**Optical Interconnection Design Innovator** 

| Mask Deassert Time                               | toff_mask    | 100 | ms | Time from mask bit cleared <sup>4</sup> until associated IntIL operation resumes                                         |
|--------------------------------------------------|--------------|-----|----|--------------------------------------------------------------------------------------------------------------------------|
| ModSelL Assert Time                              | ton_ModSelL  | 100 | μs | Time from assertion of ModSelL until module<br>responds to data transmission over the 2-wire serial<br>bus               |
| ModSelL Deassert Time                            | toff_ModSelL | 100 | μs | Time from deassertion of ModSelL until the module<br>does not respond to data transmission over the 2-wire<br>serial bus |
| Power_over-ride or<br>Power-set Assert Time      | ton_Pdown    | 100 | ms | Time from P_Down bit set <sup>4</sup> until module power<br>consumption enters lower Power Level                         |
| Power_over-ride or<br>Power-set Deassert<br>Time | toff_Pdown   | 300 | ms | Time from P_Down bit cleared⁴ until the module<br>is fully functional3                                                   |

#### Note:

1. Power on is defined as the instant when supply voltages reach and remain at or above the minimum specified value.

2. Fully functional is defined as IntL asserted due to data not ready bit, bit 0 byte 2 deasserted.

3. Measured from falling clock edge after stop bit of read transaction.

4. Measured from falling clock edge after stop bit of write transaction.

### Figure9. Timing Specifications

### **Mechanical Dimensions**





# Figure10. Mechanical Specifications





# Female MPO(APC 8-degree) connector for this module

#### **Ordering information**

| Part Number     | Product Description                                     |  |
|-----------------|---------------------------------------------------------|--|
| GQM-SPO101-LR4C | 100Gb/s QSFP28 PSM4, MPO Connector, reach 10km on G.652 |  |

#### References

- 1. SFF-8436 QSFP+
- 2. 100G PSM4 MSA

### **Important Notice**

Performance figures, data and any illustrative material provided in this data sheet are typical and must be specifically confirmed in writing by GIGALIGHT before they become applicable to any particular order or contract. In accordance with the GIGALIGHT policy of continuous improvement specifications may change without notice.

The publication of information in this data sheet does not imply freedom from patent or other protective rights of GIGALIGHT or others. Further details are available from any GIGALIGHT sales representative.

sales@gigalight.com http://www.gigalight.com