

Optical Interconnection Design Innovator

# 200GBASE-FR4 QSFP56 Optical Transceiver Module P/N: GQS-SPO201-FR4CZB DSP Version

# Features

- ✓ Hot-pluggable QSFP56 form factor
- ✓ Built-in 200G PAM4 DSP
- ✓ Supports 212.5Gb/s aggregate bit rates (PAM4)
- ✓ Low power dissipation < 5.5W
- ✓ RoHS2.0 compliant (lead-free)
- ✓ Commercial case temperature range of 0°C to 70°C
- ✓ Single 3.3V power supply
- ✓ Extended Link length of 10km over SMF Note1
- ✓ Standard Link length of 2km over SMF
- ✓ Uncooled 4 channels CWDM DFB-EML
- ✓ 4 channels CWDM PIN-TIA ROSA
- ✓ Non-Hermetic Optics
- ✓ Duplex LC receptacle
- ✓ I2C management interface
- ✓ Support optical-electrical analog parameters monitoring

#### Applications

- ✓ IEEE 802.3bs 200GBASE-FR4 Ethernet (PAM4)
- ✓ Data Center

#### Description

Gigalight GQS-SPO201-FR4CZB 200GE QSFP56 Optical Transceiver modules are designed for using in 200 Gigabit Ethernet links over 10km single mode fiber. They are compliant with the QSFP MSA and with 200GBASE-FR4 specification of IEEE 802.3bs. Digital diagnostics functions<sup>Note2</sup> are available via the I<sup>2</sup>C interface as specified by SFF-8636. The transceiver is RoHS 2.0 compliant and lead-free per Directive 2011/65/EU.

### Note:

Note1: Contact Gigalight for more details.

Note2: ACMIS reporting is not supported now, but plan to update it once ACMIS will be finalized.





Figure 1. Module Block Diagram

# **Absolute Maximum Ratings**

| Parameter                  | Symbol          | Min  | Мах                  | Unit |
|----------------------------|-----------------|------|----------------------|------|
| Supply Voltage             | V <sub>cc</sub> | -0.3 | 3.6                  | V    |
| Input Voltage              | Vin             | -0.3 | V <sub>cc</sub> +0.3 | V    |
| Storage Temperature        | Ts              | -20  | 85                   | °C   |
| Case Operating Temperature | Tc              | 0    | 70                   | °C   |
| Humidity (non-condensing)  | Rh              | 5    | 95                   | %    |

# **Recommended Operating Conditions**

| Parameter                  | Symbol          | Min  | Typical | Мах  | Unit    |
|----------------------------|-----------------|------|---------|------|---------|
| Supply Voltage             | V <sub>cc</sub> | 3.13 | 3.3     | 3.47 | V       |
| Operating Case Temperature | Tc              | 0    |         | 70   | °C      |
| Baud Rate per Lane (PAM4)  | fd              |      | 26.5625 |      | GBaud/s |
| Humidity                   | Rh              | 5    |         | 85   | %       |
| Power Dissipation          | Pm              |      | 4.5     | 5.5  | W       |

17-Apr-21 Rev. V1



Optical Interconnection Design Innovator

| Parameter                                             | Symbol            | Min                  | Typical | Мах             | Unit |
|-------------------------------------------------------|-------------------|----------------------|---------|-----------------|------|
| Differential Input Impedance                          | Z <sub>in</sub>   | 90                   | 100     | 110             | ohm  |
| Differential Output Impedance                         | Z <sub>out</sub>  | 90                   | 100     | 110             | ohm  |
| Differential Input Voltage Amplitude <sup>Note3</sup> | ΔV <sub>in</sub>  | 300                  |         | 900             | mVpp |
| Differential Output Voltage Amplitude                 | ΔV <sub>out</sub> | 300                  |         | 900             | mVpp |
| Bit Error Rate Note4                                  | BER               |                      |         | 2.4E-4          |      |
| Input Logic Level High                                | ViH               | 2.0                  |         | V <sub>cc</sub> | V    |
| Input Logic Level Low                                 | V <sub>IL</sub>   | 0                    |         | 0.8             | V    |
| Output Logic Level High                               | V <sub>OH</sub>   | V <sub>cc</sub> -0.5 |         | V <sub>cc</sub> | V    |
| Output Logic Level Low                                | V <sub>OL</sub>   | 0                    |         | 0.4             | V    |

# Note:

Note3. Suggested < 700mVpp input differential signal for better BER performance.

Note4. Compliant with 200GBASE-FR4 electrical specification via IEEE802.3bs standard.

# **Optical Characteristics**

| Parameter                        | Symbol             | Min    | Typical | Мах    | Unit |  |  |
|----------------------------------|--------------------|--------|---------|--------|------|--|--|
| Тга                              | Transmitter        |        |         |        |      |  |  |
| Modulation format                | -                  |        | PAM4    |        | -    |  |  |
|                                  | λ1                 | 1264.5 | 1271    | 1277.5 | nm   |  |  |
|                                  | λ2                 | 1284.5 | 1291    | 1297.5 | nm   |  |  |
| Four lane Wavelength Range       | λ3                 | 1304.5 | 1311    | 1317.5 | nm   |  |  |
|                                  | λ4                 | 1324.5 | 1331    | 1337.5 | nm   |  |  |
| Total average launch power       | P <sub>total</sub> |        |         | 10.7   | dBm  |  |  |
| Average launch power (each lane) | Pavg               | -4.2   |         | 4.7    | dBm  |  |  |



深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

www.gigalight.com

| Optical | Interconnection | Design | Innovator | L |
|---------|-----------------|--------|-----------|---|
|         |                 |        |           |   |

| Parameter                                                         | Symbol              | Min    | Typical | Max    | Unit |
|-------------------------------------------------------------------|---------------------|--------|---------|--------|------|
| Outer Optical Modulation Amplitude (each lane)                    | OMA <sub>outt</sub> | -1.2   |         | 4.5    | dBm  |
| Transmitter and dispersion eye closure (each lane)                | TDECQ               |        |         | 3.3    | dB   |
| Average launch power of off transmitter(each lane)                | P <sub>off</sub>    |        |         | -30    | dBm  |
| Outer Extinction Ratio                                            | ER                  | 3.5    |         |        | dB   |
| Side-mode suppression ratio (each lane)                           | SMSR                | 30     |         |        | dB   |
| Optical Return Loss Tolerance                                     | ORLT                |        |         | 16.5   | dB   |
| Re                                                                | ceiver              |        |         |        |      |
| Modulation format                                                 | -                   | PAM4 - |         | -      |      |
|                                                                   | λ1                  | 1264.5 | 1271    | 1277.5 | nm   |
| Foundation Management                                             | λ2                  | 1284.5 | 1291    | 1297.5 | nm   |
| Four lane Wavelength Range                                        | λ3                  | 1304.5 | 1311    | 1317.5 | nm   |
|                                                                   | λ4                  | 1324.5 | 1331    | 1337.5 | nm   |
| Damage threshold                                                  | Rdam                | 5.7    |         |        | dBm  |
| Average Receive Power (each lane)<br>Input (each lane)            | Pin                 | -8.2   |         | 4.7    | dBm  |
| Receiver Power (OMA <sub>outer</sub> ) (each lane)                | OMA <sub>outr</sub> |        |         | 4.5    | dBm  |
| Difference in receive power between any two lanes                 | OMA <sub>dif</sub>  |        |         | 4.1    | dBm  |
| Receiver reflectance                                              | Pref                |        |         | -26    | dB   |
| Stressed Receiver Sensitivity (OMA <sub>outer</sub> ) (each lane) | Sens                |        |         | -3.6   | dBm  |
| Receiver Sensitivity (OMA <sub>outer</sub> ) (each lane) Note5    | Sen                 |        |         | -6     | dBm  |

#### Note:

Note5. Measured with conformance test signal at TP3 for the BER specified in 122.1.1 of IEEE 802.3bs.



Optical Interconnection Design Innovator

# **Pin Description**

| Pin | Logic      | Symbol  | Name/Description                               |
|-----|------------|---------|------------------------------------------------|
| 1   |            | GND     | Module Ground <sup>Note6</sup>                 |
| 2   | CML-I      | Tx2-    | Transmitter inverted data input                |
| 3   | CML-I      | Tx2+    | Transmitter non-inverted data input            |
| 4   |            | GND     | Module Ground Note6                            |
| 5   | CML-I      | Tx4-    | Transmitter inverted data input                |
| 6   | CML-I      | Tx4+    | Transmitter non-inverted data input            |
| 7   |            | GND     | Module Ground <sup>Note6</sup>                 |
| 8   | LVTTL-I    | MODSEIL | Module Select <sup>Note7</sup>                 |
| 9   | LVTTL-I    | ResetL  | Module Reset <sup>Note7</sup>                  |
| 10  |            | VCCRx   | +3.3V Receiver Power Supply                    |
| 11  | LVCMOS-I   | SCL     | 2-wire Serial interface clock <sup>Note7</sup> |
| 12  | LVCMOS-I/O | SDA     | 2-wire Serial interface data <sup>Note7</sup>  |
| 13  |            | GND     | Module Ground <sup>Note6</sup>                 |
| 14  | CML-O      | RX3+    | Receiver non-inverted data output              |
| 15  | CML-O      | RX3-    | Receiver inverted data output                  |
| 16  |            | GND     | Module Ground <sup>Note6</sup>                 |
| 17  | CML-O      | RX1+    | Receiver non-inverted data output              |
| 18  | CML-O      | RX1-    | Receiver inverted data output                  |
| 19  |            | GND     | Module Ground <sup>Note6</sup>                 |
| 20  |            | GND     | Module Ground <sup>Note6</sup>                 |
| 21  | CML-O      | RX2-    | Receiver inverted data output                  |



深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| Pin | Logic   | Symbol  | Name/Description                                                 |
|-----|---------|---------|------------------------------------------------------------------|
| 22  | CML-O   | RX2+    | Receiver non-inverted data output                                |
| 23  |         | GND     | Module Ground <sup>Note6</sup>                                   |
| 24  | CML-O   | RX4-    | Receiver inverted data output                                    |
| 25  | CML-O   | RX4+    | Receiver non-inverted data output                                |
| 26  |         | GND     | Module Ground <sup>Note6</sup>                                   |
| 27  | LVTTL-O | ModPrsL | Module Present, internal pulled down to GND                      |
| 28  | LVTTL-O | IntL    | Interrupt output, should be pulled up on host board <sup>2</sup> |
| 29  |         | VCCTx   | +3.3V Transmitter Power Supply                                   |
| 30  |         | VCC1    | +3.3V Power Supply                                               |
| 31  | LVTTL-I | LPMode  | Low Power Mode <sup>Note7</sup>                                  |
| 32  |         | GND     | Module Ground <sup>Note6</sup>                                   |
| 33  | CML-I   | Tx3+    | Transmitter non-inverted data input                              |
| 34  | CML-I   | Tx3-    | Transmitter inverted data input                                  |
| 35  |         | GND     | Module Ground <sup>Note6</sup>                                   |
| 36  | CML-I   | Tx1+    | Transmitter non-inverted data input                              |
| 37  | CML-I   | Tx1-    | Transmitter inverted data input                                  |
| 38  |         | GND     | Module Ground <sup>Note6</sup>                                   |

#### Note:

Note6. Module circuit ground is isolated from module chassis ground within the module.

Note7. Open collector should be pulled up with 4.7K to 10K ohms on host board to a voltage between 3.15V and 3.6V.



Figure 2. Electrical Pin-out Details

### ModSelL Pin

The ModSelL is an input pin. When held low by the host, the module responds to 2-wire serial communication commands. The ModSelL allows the use of multiple QSFP modules on a single 2-wire interface bus. When the ModSelL is "High", the module will not respond to any 2-wire interface communication from the host. ModSelL has an internal pull-up in the module.

#### **ResetL Pin**

Reset. LPMode\_Reset has an internal pull-up in the module. A low level on the ResetL pin for longer than the minimum pulse length (t\_Reset\_init) initiates a complete module reset, returning all user module settings to their default state. Module Reset Assert Time (t\_init) starts on the rising edge after the low level on the ResetL pin is released. During the execution of a reset (t\_init) the host shall disregard all status bits until the module indicates a completion of the reset interrupt. The module indicates this by posting an IntL signal with the Data\_Not\_Ready bit negated. Note that on power up (including hot insertion) the module will post this completion of reset interrupt without requiring a reset.

### LPMode Pin

Gigalight QSFP28 modules operate in the low power mode (less than 1.5 W power consumption). This pin active high will decrease power consumption to less than 1W.



#### ModPrsL Pin

ModPrsL is pulled up to Vcc on the host board and grounded in the module. The ModPrsL is asserted "Low" when the module is inserted and deasserted "High" when the module is physically absent from the host connector.

# IntL Pin

IntL is an output pin. When "Low", it indicates a possible module operational fault or a status critical to the host system. The host identifies the source of the interrupt by using the 2-wire serial interface. The IntL pin is an open collector output and must be pulled up to Vcc on the host board.

# **Power Supply Filtering**

The host board should use the power supply filtering shown in Figure 3.



Figure 3. Host Board Power Supply Filtering

### DIAGNOSTIC MONITORING INTERFACE

Digital diagnostics functions are available via the I<sup>2</sup>C interface as specified by SFF-8636.

The structure of the memory is shown in Figure 4. The memory space is arranged into a lower, single page, address space of 128 bytes and multiple upper address space pages. This structure permits timely access to addresses in the lower page, such as Interrupt Flags and Monitors. Less time critical time entries, such as serial ID information and threshold settings, are available with the Page Select function.

The interface address used is A0xh and is mainly used for time critical data like interrupt handling in order to



**Optical Interconnection Design Innovator** 

enable a one-time-read for all data related to an interrupt situation. After an interrupt, IntL, has been asserted, the host can read out the flag field to determine the affected channel and type of flag.



Figure 4. QSFP28 Memory Map



深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| Byte Address | Description                        | Туре       |
|--------------|------------------------------------|------------|
| 0            | Identifier (1 Byte)                | Read Only  |
| 1-2          | Status (2 Bytes)                   | Read Only  |
| 3-21         | Interrupt Flags (31 Bytes)         | Read Only  |
| 22-33        | Module Monitors (12 Bytes)         | Read Only  |
| 34-81        | Channel Monitors (48 Bytes)        | Read Only  |
| 82-85        | Reserved (4 Bytes)                 | Read Only  |
| 86-97        | Control (12 Bytes)                 | Read/Write |
| 98-99        | Reserved (2 Bytes)                 | Read/Write |
| 100-106      | Module and Channel Masks (7 Bytes) | Read/Write |
| 107-118      | Reserved (12 Bytes)                | Read/Write |
| 119-122      | Reserved (4 Bytes)                 | Read/Write |
| 123-126      | Reserved (4 Bytes)                 | Read/Write |
| 127          | Page Select Byte                   | Read/Write |

# Figure 5. Low Memory Map

| Byte Address | Description                  | Туре       |
|--------------|------------------------------|------------|
| 128-175      | Module Thresholds (48 Bytes) | Read Only  |
| 176-223      | Reserved (48 Bytes)          | Read Only  |
| 224-225      | Reserved (2 Bytes)           | Read Only  |
| 226-239      | Reserved (14 Bytes)          | Read/Write |
| 240-241      | Channel Controls (2 Bytes)   | Read/Write |
| 242-253      | Reserved (12 Bytes)          | Read/Write |
| 254-255      | Reserved (2 Bytes)           | Read/Write |

Figure 6. Page 03 Memory Map



#### 深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| Address | Name                                    | Description                                                                                                    |
|---------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 128     | Identifier (1 Byte)                     | Identifier Type of serial transceiver                                                                          |
| 129     | Ext. Identifier (1 Byte)                | Extended identifier of serial transceiver                                                                      |
| 130     | Connector (1 Byte)                      | Code for connector type                                                                                        |
| 131-138 | Transceiver (8 Bytes)                   | Code for electronic compatibility or optical compatibility                                                     |
| 139     | Encoding (1 Byte)                       | Code for serial encoding algorithm                                                                             |
| 140     | BR, nominal (1 Byte)                    | Nominal bit rate, units of 100 Mbits/s                                                                         |
| 141     | Extended RateSelect Compliance (1 Byte) | Tags for Extended RateSelect compliance                                                                        |
| 142     | Length SMF (1 Byte)                     | Link length supported for SM fiber in km                                                                       |
| 143     | Length E-50 µm (1 Byte)                 | Link length supported for EBW 50/125 µm fiber, units of 2 m                                                    |
| 144     | Length 50 µm (1 Byte)                   | Link length supported for 50/125 µm fiber, units of 1 m                                                        |
| 145     | Length 62.5 µm (1 Byte)                 | Link length supported for $62.5/125\mu m$ fiber, units of 1 m                                                  |
| 146     | Length copper (1 Byte)                  | Link length supported for copper, units of 1 m                                                                 |
| 147     | Device Tech (1 Byte)                    | Device technology                                                                                              |
| 148-163 | Vendor name (16 Bytes)                  | QSFP vendor name (ASCII)                                                                                       |
| 164     | Extended Transceiver (1 Byte)           | Extended Transceiver Codes for InfiniBand <sup>†</sup>                                                         |
| 165-167 | Vendor OUI (3 Bytes)                    | QSFP vendor IEEE vendor company ID                                                                             |
| 168-183 | Vendor PN (16 Bytes)                    | Part number provided by QSFP vendor (ASCII)                                                                    |
| 184-185 | Vendor rev (2 Bytes)                    | Revision level for part number provided by vendor (ASCII)                                                      |
| 186-187 | Wavelength (2 Bytes)                    | Nominal laser wavelength (Wavelength = value / 20 in nm)                                                       |
| 188-189 | Wavelength Tolerance (2 Bytes)          | Guaranteed range of laser wavelength (+/- value) from Nominal wavelength (Wavelength Tol. = value / 200 in nm) |
| 190     | Max Case Temp (1 Byte)                  | Maximum Case Temperature in Degrees C                                                                          |
| 191     | CC_BASE (1 Byte)                        | Check code for Base ID fields (addresses 128-190)                                                              |
| 192-195 | Options (4 Bytes)                       | Rate Select, TX Disable, TX Fault, LOS                                                                         |
| 196-211 | Vendor SN (16 Bytes)                    | Serial number provided by vendor (ASCII)                                                                       |
| 212-219 | Date code (8 Bytes)                     | Vendor's manufacturing date code                                                                               |
| 220     | Diagnostic Monitoring Type (1 Byte)     | Indicates which type of diagnostic monitoring is implemented                                                   |
| 221     | Enhanced Options (1 Byte)               | Indicates which optional enhanced features are implemented                                                     |
| 222     | Reserved (1 Byte)                       | Reserved                                                                                                       |
| 223     | CC_EXT                                  | Check code for the Extended ID Fields (addresses 192-222)                                                      |
| 224-255 | Vendor Specific (32 Bytes)              | Vendor Specific EEPROM                                                                                         |

Figure 7. Page 00 Memory Map

Page02 is User EEPROM and its format decided by user.

The detail description of low memory and Page 00. Page 03 upper memory please see SFF-8636 document.

| Parameter              | Symbol       | Max  | Unit | Conditions                                                                                                                   |
|------------------------|--------------|------|------|------------------------------------------------------------------------------------------------------------------------------|
| Initialization Time    | t_init       | 2000 | ms   | Time from power on <sup>Note8</sup> , hot plug or rising edge of Reset until the module is fully functional <sup>Note9</sup> |
| Reset Init Assert Time | t_reset_init | 2    | μs   | A Reset is generated by a low level longer than<br>the minimum reset pulse time present on the<br>ResetL pin.                |

# **Timing for Soft Control and Status Functions**



深圳市易飞扬通信技术有限公司 Shenzhen Gigalight Technology Co., Ltd.

Optical Interconnection Design Innovator

| Parameter                                        | Symbol       | Max  | Unit | Conditions                                                                                                                                                                       |
|--------------------------------------------------|--------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Bus Hardware<br>Ready Time                | t_serial     | 2000 | ms   | Time from power on <sup>Note8</sup> until module responds to data transmission over the 2-wire serial bus                                                                        |
| Monitor Data Ready<br>Time                       | t_data       | 2000 | ms   | Time from power on <sup>Note8</sup> to data not ready, bit 0 of Byte 2, de-asserted and IntL asserted                                                                            |
| Reset Assert Time                                | t_reset      | 2000 | ms   | Time from rising edge on the ResetL pin until the module is fully functional $^{\mbox{Note9}}$                                                                                   |
| LPMode Assert Time                               | ton_LPMode   | 100  | μs   | Time from assertion of LPMode (V <sub>in</sub> : LPMode=V <sub>IH</sub> )<br>until module power consumption enters lower<br>Power Level                                          |
| IntL Assert Time                                 | ton_IntL     | 200  | ms   | Time from occurrence of condition triggering IntL until $V_{out}$ : IntL= $V_{OL}$                                                                                               |
| IntL Deassert Time                               | toff_IntL    | 500  | μs   | Time from clear on read <sup>Note10</sup> operation of associated flag until $V_{out}$ : IntL= $V_{OH}$ . This includes deassert times for Rx LOS, Tx Fault and other flag bits. |
| Rx LOS Assert Time                               | ton_los      | 100  | ms   | Time from Rx LOS state to Rx LOS bit set and IntL asserted                                                                                                                       |
| Tx Fault Assert Time                             | ton_Txfault  | 200  | ms   | Time from Tx Fault state to Tx Fault bit set and IntL asserted                                                                                                                   |
| Flag Assert Time                                 | ton_flag     | 200  | ms   | Time from occurrence of condition triggering flag to associated flag bit set and IntL asserted                                                                                   |
| Mask Assert Time                                 | ton_mask     | 100  | ms   | Time from mask bit set <sup>Note11</sup> until associated IntL assertion is inhibited                                                                                            |
| Mask Deassert Time                               | toff_mask    | 100  | ms   | Time from mask bit cleared <sup>Note11</sup> until associated<br>IntlL operation resumes                                                                                         |
| ModSelL Assert Time                              | ton_ModSelL  | 100  | μs   | Time from assertion of ModSelL until module responds to data transmission over the 2-wire serial bus                                                                             |
| ModSelL Deassert Time                            | toff_ModSelL | 100  | μs   | Time from deassertion of ModSelL until the module does not respond to data transmission over the 2-wire serial bus                                                               |
| Power_over-ride or<br>Power-set Assert Time      | ton_Pdown    | 100  | ms   | Time from P_Down bit set <sup>Note11</sup> until module power consumption enters lower Power Level                                                                               |
| Power_over-ride or<br>Power-set Deassert<br>Time | toff_Pdown   | 300  | ms   | Time from P_Down bit cleared <sup>Note11</sup> until the module is fully functional <sup>Note10</sup>                                                                            |

#### Note:

Note8. Power on is defined as the instant when supply voltages reach and remain at or above the minimum specified value.

Note9. Fully functional is defined as IntL asserted due to data not ready bit, bit 0 byte 2 de-asserted.

Note10. Measured from falling clock edge after stop bit of read transaction.

Note11. Measured from falling clock edge after stop bit of write transaction.



Optical Interconnection Design Innovator

#### **Mechanical Dimensions**



### Figure 8. Mechanical Specifications

# **Regulatory Compliance**

Gigalight GQS-SPO201-FR4CZB QSFP56 transceiver are Class 1 Laser Products. They are compliant with

the following standards:

| Feature                                       | Standard                                                                                                 |  |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| Laser Safety                                  | IEC 60825-1:2014 (3rd Edition)<br>IEC 60825-2:2004/AMD2:2010<br>EN 60825-1-2014<br>EN 60825-2:2004+A1+A2 |  |
| Electrical Safety                             | EN 62368-1: 2014<br>IEC 62368-1:2014<br>UL 62368-1:2014                                                  |  |
| Environmental protection                      | Directive 2011/65/EU with amendment(EU)2015/863                                                          |  |
| CE EMC                                        | EN55032: 2015<br>EN55035: 2017<br>EN61000-3-2:2014<br>EN61000-3-3:2013                                   |  |
| FCC FCC Part 15, Subpart B<br>ANSI C63.4-2014 |                                                                                                          |  |



Optical Interconnection Design Innovator

#### References

- 1. QSFP MSA
- 2. SFF-8636
- 3. IEEE 802.3bs 200GBASE-FR4 specification

# **ACAUTION:**

Use of controls or adjustment or performance of procedures other than those specified herein may result in hazardous radiation exposure.

# **Ordering Information**

| Part Number       | Product Description                                               |  |
|-------------------|-------------------------------------------------------------------|--|
| GQS-SPO201-FR4CZB | QSFP56, 200GBASE-FR4 Transceiver, 2km, DSP version, uncooled DFB. |  |

# **Important Notice**

Performance figures, data and any illustrative material provided in this data sheet are typical and must be specifically confirmed in writing by Gigalight before they become applicable to any particular order or contract. In accordance with the Gigalight policy of continuous improvement specifications may change without notice.

The publication of information in this data sheet does not imply freedom from patent or other protective rights of Gigalight or others. Further details are available from any Gigalight sales representative.

E-mail: <u>sales@gigalight.com</u> Official Site: <u>www.gigalight.com</u>

### **Revision History**

| Revision | Date         | Description                   |
|----------|--------------|-------------------------------|
| V0       | Feb -23-2021 | Advance Release.              |
| V1       | Apr-17-2021  | Modify Regulatory Compliance. |